Raw status interrupt of Rx channel 0
IN_DONE | The raw interrupt bit turns to high level when the last data pointed by one inlink descriptor has been received for Rx channel 0. |
IN_SUC_EOF | The raw interrupt bit turns to high level when the last data pointed by one inlink descriptor has been received for Rx channel 0. For UHCI0, the raw interrupt bit turns to high level when the last data pointed by one inlink descriptor has been received and no data error is detected for Rx channel 0. |
IN_ERR_EOF | The raw interrupt bit turns to high level when data error is detected only in the case that the peripheral is UHCI0 for Rx channel 0. For other peripherals, this raw interrupt is reserved. |
IN_DSCR_ERR | The raw interrupt bit turns to high level when detecting inlink descriptor error, including owner error, the second and third word error of inlink descriptor for Rx channel 0. |
IN_DSCR_EMPTY | The raw interrupt bit turns to high level when Rx buffer pointed by inlink is full and receiving data is not completed, but there is no more inlink for Rx channel 0. |
INFIFO_FULL_WM | The raw interrupt bit turns to high level when received data byte number is up to threshold configured by REG_DMA_INFIFO_FULL_THRS_CH0 in Rx FIFO of channel 0. |
INFIFO_OVF_L1 | This raw interrupt bit turns to high level when level 1 fifo of Rx channel 0 is overflow. |
INFIFO_UDF_L1 | This raw interrupt bit turns to high level when level 1 fifo of Rx channel 0 is underflow. |
INFIFO_OVF_L3 | This raw interrupt bit turns to high level when level 3 fifo of Rx channel 0 is overflow. |
INFIFO_UDF_L3 | This raw interrupt bit turns to high level when level 3 fifo of Rx channel 0 is underflow. |